

## DM54S161/DM74S161, DM54S163/DM74S163 Synchronous 4-Bit Binary Counters

## **General Description**

These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. They are 4-bit binary counters. The carry output is decoded by means of a NOR gate, thus preventing spikes during the normal counting mode of operation. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count enable inputs and internal gating. This mode of operation eliminates the output counting spikes which are normally associated with asynchronous (ripple clock) counters. A buffered clock input triggers the four flip-flops on the rising (positive-going) edge of the clock input waveform.

These counters are fully programmable; that is, the outputs may be preset to either level. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse regardless of the levels of the enable input.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are two count-enable inputs and a ripple carry output. Both count-enable inputs (P and T) must be high to count, and input T is fed forward to enable the ripple carry output. The ripple carry output thus enabled will produce a high-level output pulse with a duration approximately equal to the high-level portion of the QA output. This high-level overflow ripple carry pulse can be used to enable successive cascaded stages.

#### **Features**

- Synchronously programmable
- Internal look-ahead for fast counting
- Carry output for n-bit cascading
- Synchronous counting
- Load control line
- Diode-clamped inputs

## **Connection Diagram**

#### **Dual-In-Line Package**



TL/F/6471-1
Order Number DM54S161J, DM54S163J, DM54S161W,

DM74S161N, or DM74S163N See NS Package Number J16A, N16E or W16A



### **Absolute Maximum Ratings (Note)**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Supply Voltage 7V Input Voltage 5.5V

Operating Free Air Temperature Range

DM54S DM74S -55°C to +125°C

Storage Temperature Range

0°C to +70°C -65°C to +150°C T-45-23-05

Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# Recommended Operating Conditions See Section 1 for Test Waveforms and Output Load

| Symbol           | Parameter ·                         |                | DM54S161/163 |     |     | DM74S161/163 |     |      | l lmia. |
|------------------|-------------------------------------|----------------|--------------|-----|-----|--------------|-----|------|---------|
|                  |                                     |                | Min          | Nom | Max | Min          | Nom | Max  | Units   |
| V <sub>CC</sub>  | Supply Voltage                      |                | 4.5          | 5   | 5.5 | 4.75         | 5   | 5.25 | ٧       |
| V <sub>IH</sub>  | High Level Input Voltag             | е              | 2            |     |     | 2            |     |      | ٧       |
| V <sub>IL</sub>  | Low Level Input Voltage             | 9              | -            |     | 0.8 |              |     | 0.8  | ٧       |
| Іон              | High Level Output Current           |                |              |     | -1  |              |     | -1   | mA      |
| lol              | Low Level Output Current            |                |              |     | 20  |              |     | 20   | mA      |
| fCLK             | Clock Frequency (Note 1)            |                | 0            |     | 40  | 0 .          |     | 40   | MHz     |
|                  | Clock Frequency (Note 2)            |                | 0            |     | 35  | 0            |     | 35   |         |
| t <sub>w</sub>   | Pulse Width (Note 1)                | Clock          | 10           |     |     | 10           |     |      |         |
|                  |                                     | Clear (Note 4) | 10           |     |     | 10           |     |      | ns      |
|                  | Pulse Width (Note 2)                | Clock          | 12           |     |     | 12           |     |      |         |
|                  |                                     | Clear (Note 4) | 12           |     |     | 12           |     |      |         |
| tsu              | Setup Time (Note 1)                 | Data           | 4            |     |     | 4            |     |      | ns      |
|                  |                                     | Enable P or T  | 12           |     |     | 12           |     |      |         |
|                  |                                     | Load           | 14           |     |     | 14           |     |      |         |
|                  |                                     | Clear (Note 3) | 14           |     |     | 14           |     |      |         |
|                  | Setup Time (Note 2)                 | Data           | 5            |     |     | 5            |     |      |         |
|                  |                                     | Enable P or T  | 14           |     |     | 14           |     |      |         |
|                  |                                     | Load           | 16           |     |     | 16           |     |      |         |
|                  |                                     | Clear (Note 3) | 16           |     |     | 16           |     |      |         |
| tн               | Hold Time (Note 1)                  | Data           | 3            |     |     | 3            |     |      |         |
|                  |                                     | Others         | 0            |     |     | 0            |     |      | ns      |
|                  | Hold Time (Note 2)                  | Data           | 5            |     |     | 5            |     |      |         |
|                  | Others                              |                | 2            |     |     | 2            |     |      |         |
| t <sub>REL</sub> | Load or Clear Release Time (Note 1) |                | 12           |     |     | 12           |     |      | ns      |
|                  | Load or Clear Release Time (Note 2) |                | 14           |     |     | 14           |     |      |         |
| TA               | Free Air Operating Temperature      |                | -55          |     | 125 | 0            |     | 70   | °C      |

Note 1:  $C_L = 15$  pF,  $R_L = 280\Omega$ ,  $T_A = 25$  C and  $V_{CC} = 5V$ .

Note 2:  $C_L = 50 \text{ pF, } R_L = 280 \Omega, T_A = 25^{\circ}\text{C}$  and  $V_{CC} = 5V$ .

Note 3: Applies only to the 'S163 which has synchronous clear inputs.

Note 4: Applies only to the 'S181 which has asynchronous clear inputs.

| Symbol          | Parameter                            | Conditions $V_{CC} = Min, I_{I} = -18 \text{ mA}$                                                |           | Parameter Conditions Min |     | Min  | Typ<br>(Note 1) | Max | Units |
|-----------------|--------------------------------------|--------------------------------------------------------------------------------------------------|-----------|--------------------------|-----|------|-----------------|-----|-------|
| Vi              | Input Clamp Voltage                  |                                                                                                  |           |                          |     | -1.2 | <b>&gt;</b>     |     |       |
| VoH             | High Level Output<br>Voltage         | V <sub>CC</sub> = Min<br>I <sub>OH</sub> = Max<br>V <sub>IL</sub> = Max<br>V <sub>IH</sub> = Min | DM54      | 2.5                      | 3.4 |      | v               |     |       |
|                 |                                      |                                                                                                  | DM74 -    | 2.7                      | 3.4 |      |                 |     |       |
| Vol             | Low Level Output<br>Voltage          | V <sub>CC</sub> = Min, I <sub>OL</sub> = Max<br>V <sub>IH</sub> = Min, V <sub>IL</sub> = Max     |           |                          |     | 0.5  | ٧               |     |       |
| l <sub>l</sub>  | Input Current @ Max<br>Input Voltage | $V_{CC} = Max, V_I = 5.5V$                                                                       |           |                          |     | 1    | mA              |     |       |
| ин              | Low Level Input<br>Current           | V <sub>CC</sub> = Max<br>V <sub>I</sub> = 2.7V                                                   | CLK, Data | -                        |     | 50   |                 |     |       |
|                 |                                      |                                                                                                  | Others    | -10                      |     | -200 | μΑ              |     |       |
| l <sub>IL</sub> | Low Level Input<br>Current           | V <sub>CC</sub> = Max<br>V <sub>I</sub> = 0.5V                                                   | Enable T  |                          |     | -4   |                 |     |       |
|                 |                                      |                                                                                                  | Others    |                          |     | -2   | mA              |     |       |
| los             | Short Circuit<br>Output Current      | V <sub>CC</sub> = Max<br>(Note 2)                                                                | DM54      | -40                      |     | -100 | mA              |     |       |
|                 |                                      |                                                                                                  | DM74      | -40                      |     | -100 | 111/4           |     |       |
| lcc             | Supply Current                       | V <sub>CC</sub> = Max                                                                            |           |                          | 95  | 160  | mA              |     |       |

# Switching Characteristics at $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ (See Section 1 for Test Waveforms and Output Load)

| Symbol           | Parameter                                                   | From (Input) To (Output)    |                        |     |                        |     |       |
|------------------|-------------------------------------------------------------|-----------------------------|------------------------|-----|------------------------|-----|-------|
|                  |                                                             |                             | C <sub>L</sub> = 15 pF |     | C <sub>L</sub> = 50 pF |     | Units |
|                  |                                                             |                             | Min                    | Max | Min                    | Max |       |
| f <sub>MAX</sub> | Maximum Clock Frequency                                     |                             | 40                     |     | 35                     |     | MHz   |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output          | Clock to<br>Ripple Carry    |                        | 25  |                        | 25  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output          | Clock to<br>Ripple Carry    |                        | 25  | -                      | 28  | ns    |
| t <sub>PLH</sub> | Propagation Delay Time<br>Low to High Level Output          | Clock to<br>Any Q           |                        | 15  |                        | 15  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output          | Clock to<br>Any Q           |                        | 15  |                        | 18  | ns    |
| tplH             | Propagation Delay Time<br>Low to High Level Output          | Enable T to<br>Ripple Carry |                        | 15  |                        | 18  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output          | Enable T to<br>Ripple Carry |                        | 15  |                        | 18  | ns    |
| t <sub>PHL</sub> | Propagation Delay Time<br>High to Low Level Output (Note 3) | Clear to<br>Any Q           |                        | 20  |                        | 24  | ns    |

Note 1: All typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C.

Note 2: Not more than one output should be shorted at a time, and the duration should not exceed one second.

Note 3: Propagation delay for clearing is measured from clear input for the 'S161 and from the clock input transition for the 'S163.









# Parameter Measurement Information

7-45-23-05

TL/F/6471-4

TL/F/6471-5





Note A: The Input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, duty cycle  $\leq$  50%,  $Z_{OUT} \approx$  50 $\Omega$ . For S161/163,  $t_{\rm f} \leq$  2.5 ns.  $t_{\rm f} \leq$  2.5 ns. Vary PRR to measure  $t_{\rm MAX}$ .

Note B; Outputs  $Q_D$  and carry are tested at  $t_n + 16$  for S161, S163 where  $t_n$  is the bit time when all outputs are low.

Note C: V<sub>REF</sub> = 1.5V.



Note A: The input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, duty cycle  $\leq$  50%,  $Z_{OUT} \approx$  50 $\Omega$ .  $t_f \leq$  2.5 ns,  $t_f \leq$  2.5 ns. Vary PRR to measure f<sub>MAX</sub>.

Note B: Enable P and enable T setup times are measured at  $t_{\rm n}$  + 0.

Note C: VREF = 1.6V.